tegra_drm.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * Copyright (c) 2012-2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. #ifndef _TEGRA_DRM_H_
  23. #define _TEGRA_DRM_H_
  24. #include <drm/drm.h>
  25. #define DRM_TEGRA_GEM_CREATE_TILED (1 << 0)
  26. #define DRM_TEGRA_GEM_CREATE_BOTTOM_UP (1 << 1)
  27. struct drm_tegra_gem_create {
  28. __u64 size;
  29. __u32 flags;
  30. __u32 handle;
  31. };
  32. struct drm_tegra_gem_mmap {
  33. __u32 handle;
  34. __u32 pad;
  35. __u64 offset;
  36. };
  37. struct drm_tegra_syncpt_read {
  38. __u32 id;
  39. __u32 value;
  40. };
  41. struct drm_tegra_syncpt_incr {
  42. __u32 id;
  43. __u32 pad;
  44. };
  45. struct drm_tegra_syncpt_wait {
  46. __u32 id;
  47. __u32 thresh;
  48. __u32 timeout;
  49. __u32 value;
  50. };
  51. #define DRM_TEGRA_NO_TIMEOUT (0xffffffff)
  52. struct drm_tegra_open_channel {
  53. __u32 client;
  54. __u32 pad;
  55. __u64 context;
  56. };
  57. struct drm_tegra_close_channel {
  58. __u64 context;
  59. };
  60. struct drm_tegra_get_syncpt {
  61. __u64 context;
  62. __u32 index;
  63. __u32 id;
  64. };
  65. struct drm_tegra_get_syncpt_base {
  66. __u64 context;
  67. __u32 syncpt;
  68. __u32 id;
  69. };
  70. struct drm_tegra_syncpt {
  71. __u32 id;
  72. __u32 incrs;
  73. };
  74. struct drm_tegra_cmdbuf {
  75. __u32 handle;
  76. __u32 offset;
  77. __u32 words;
  78. __u32 pad;
  79. };
  80. struct drm_tegra_reloc {
  81. struct {
  82. __u32 handle;
  83. __u32 offset;
  84. } cmdbuf;
  85. struct {
  86. __u32 handle;
  87. __u32 offset;
  88. } target;
  89. __u32 shift;
  90. __u32 pad;
  91. };
  92. struct drm_tegra_waitchk {
  93. __u32 handle;
  94. __u32 offset;
  95. __u32 syncpt;
  96. __u32 thresh;
  97. };
  98. struct drm_tegra_submit {
  99. __u64 context;
  100. __u32 num_syncpts;
  101. __u32 num_cmdbufs;
  102. __u32 num_relocs;
  103. __u32 num_waitchks;
  104. __u32 waitchk_mask;
  105. __u32 timeout;
  106. __u64 syncpts;
  107. __u64 cmdbufs;
  108. __u64 relocs;
  109. __u64 waitchks;
  110. __u32 fence; /* Return value */
  111. __u32 reserved[5]; /* future expansion */
  112. };
  113. #define DRM_TEGRA_GEM_TILING_MODE_PITCH 0
  114. #define DRM_TEGRA_GEM_TILING_MODE_TILED 1
  115. #define DRM_TEGRA_GEM_TILING_MODE_BLOCK 2
  116. struct drm_tegra_gem_set_tiling {
  117. /* input */
  118. __u32 handle;
  119. __u32 mode;
  120. __u32 value;
  121. __u32 pad;
  122. };
  123. struct drm_tegra_gem_get_tiling {
  124. /* input */
  125. __u32 handle;
  126. /* output */
  127. __u32 mode;
  128. __u32 value;
  129. __u32 pad;
  130. };
  131. #define DRM_TEGRA_GEM_BOTTOM_UP (1 << 0)
  132. #define DRM_TEGRA_GEM_FLAGS (DRM_TEGRA_GEM_BOTTOM_UP)
  133. struct drm_tegra_gem_set_flags {
  134. /* input */
  135. __u32 handle;
  136. /* output */
  137. __u32 flags;
  138. };
  139. struct drm_tegra_gem_get_flags {
  140. /* input */
  141. __u32 handle;
  142. /* output */
  143. __u32 flags;
  144. };
  145. #define DRM_TEGRA_GEM_CREATE 0x00
  146. #define DRM_TEGRA_GEM_MMAP 0x01
  147. #define DRM_TEGRA_SYNCPT_READ 0x02
  148. #define DRM_TEGRA_SYNCPT_INCR 0x03
  149. #define DRM_TEGRA_SYNCPT_WAIT 0x04
  150. #define DRM_TEGRA_OPEN_CHANNEL 0x05
  151. #define DRM_TEGRA_CLOSE_CHANNEL 0x06
  152. #define DRM_TEGRA_GET_SYNCPT 0x07
  153. #define DRM_TEGRA_SUBMIT 0x08
  154. #define DRM_TEGRA_GET_SYNCPT_BASE 0x09
  155. #define DRM_TEGRA_GEM_SET_TILING 0x0a
  156. #define DRM_TEGRA_GEM_GET_TILING 0x0b
  157. #define DRM_TEGRA_GEM_SET_FLAGS 0x0c
  158. #define DRM_TEGRA_GEM_GET_FLAGS 0x0d
  159. #define DRM_IOCTL_TEGRA_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_GEM_CREATE, struct drm_tegra_gem_create)
  160. #define DRM_IOCTL_TEGRA_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_GEM_MMAP, struct drm_tegra_gem_mmap)
  161. #define DRM_IOCTL_TEGRA_SYNCPT_READ DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_SYNCPT_READ, struct drm_tegra_syncpt_read)
  162. #define DRM_IOCTL_TEGRA_SYNCPT_INCR DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_SYNCPT_INCR, struct drm_tegra_syncpt_incr)
  163. #define DRM_IOCTL_TEGRA_SYNCPT_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_SYNCPT_WAIT, struct drm_tegra_syncpt_wait)
  164. #define DRM_IOCTL_TEGRA_OPEN_CHANNEL DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_OPEN_CHANNEL, struct drm_tegra_open_channel)
  165. #define DRM_IOCTL_TEGRA_CLOSE_CHANNEL DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_CLOSE_CHANNEL, struct drm_tegra_open_channel)
  166. #define DRM_IOCTL_TEGRA_GET_SYNCPT DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_GET_SYNCPT, struct drm_tegra_get_syncpt)
  167. #define DRM_IOCTL_TEGRA_SUBMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_SUBMIT, struct drm_tegra_submit)
  168. #define DRM_IOCTL_TEGRA_GET_SYNCPT_BASE DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_GET_SYNCPT_BASE, struct drm_tegra_get_syncpt_base)
  169. #define DRM_IOCTL_TEGRA_GEM_SET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_GEM_SET_TILING, struct drm_tegra_gem_set_tiling)
  170. #define DRM_IOCTL_TEGRA_GEM_GET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_GEM_GET_TILING, struct drm_tegra_gem_get_tiling)
  171. #define DRM_IOCTL_TEGRA_GEM_SET_FLAGS DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_GEM_SET_FLAGS, struct drm_tegra_gem_set_flags)
  172. #define DRM_IOCTL_TEGRA_GEM_GET_FLAGS DRM_IOWR(DRM_COMMAND_BASE + DRM_TEGRA_GEM_GET_FLAGS, struct drm_tegra_gem_get_flags)
  173. #endif