0432-clk-bcm2835-Don-t-rate-change-PLLs-on-behalf-of-divi.patch 1.0 KB

123456789101112131415161718192021222324252627
  1. From bf239659e82c137de23c322fa852b24a0acd3156 Mon Sep 17 00:00:00 2001
  2. From: Eric Anholt <eric@anholt.net>
  3. Date: Thu, 31 Mar 2016 12:51:04 -0700
  4. Subject: [PATCH] clk: bcm2835: Don't rate change PLLs on behalf of dividers.
  5. Our core PLLs are intended to be configured once and left alone. With
  6. the flag set, asking to set the PLLD_DSI1 clock rate would change PLLD
  7. just to get closer to the requested DSI clock, thus changing PLLD_PER,
  8. the UART and ethernet PHY clock rates downstream of it, and breaking
  9. ethernet.
  10. Signed-off-by: Eric Anholt <eric@anholt.net>
  11. ---
  12. drivers/clk/bcm/clk-bcm2835.c | 2 +-
  13. 1 file changed, 1 insertion(+), 1 deletion(-)
  14. --- a/drivers/clk/bcm/clk-bcm2835.c
  15. +++ b/drivers/clk/bcm/clk-bcm2835.c
  16. @@ -1217,7 +1217,7 @@ bcm2835_register_pll_divider(struct bcm2
  17. init.num_parents = 1;
  18. init.name = divider_name;
  19. init.ops = &bcm2835_pll_divider_clk_ops;
  20. - init.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED;
  21. + init.flags = CLK_IGNORE_UNUSED;
  22. divider = devm_kzalloc(cprman->dev, sizeof(*divider), GFP_KERNEL);
  23. if (!divider)