123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338 |
- From 45ba5bb2bdc9462fe5998aeb75e2c7e33b56c9fb Mon Sep 17 00:00:00 2001
- From: Zhao Qiang <qiang.zhao@nxp.com>
- Date: Mon, 7 Nov 2016 10:23:52 +0800
- Subject: [PATCH 227/238] ls2088a/dts: add ls2088a dts
- Signed-off-by: Zhao Qiang <qiang.zhao@nxp.com>
- ---
- arch/arm64/boot/dts/freescale/Makefile | 2 +
- arch/arm64/boot/dts/freescale/fsl-ls2088a-qds.dts | 241 ++++++
- arch/arm64/boot/dts/freescale/fsl-ls2088a-rdb.dts | 207 +++++
- arch/arm64/boot/dts/freescale/fsl-ls2088a.dtsi | 854 +++++++++++++++++++++
- 4 files changed, 1304 insertions(+)
- create mode 100644 arch/arm64/boot/dts/freescale/fsl-ls2088a-qds.dts
- create mode 100644 arch/arm64/boot/dts/freescale/fsl-ls2088a-rdb.dts
- create mode 100644 arch/arm64/boot/dts/freescale/fsl-ls2088a.dtsi
- --- a/arch/arm64/boot/dts/freescale/Makefile
- +++ b/arch/arm64/boot/dts/freescale/Makefile
- @@ -6,6 +6,8 @@ dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls1
- dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls1012a-frdm.dtb
- dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls1046a-rdb.dtb
- dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls1088a-rdb.dtb
- +dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls2088a-rdb.dtb
- +dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls2088a-qds.dtb
-
- always := $(dtb-y)
- subdir-y := $(dts-dirs)
- --- /dev/null
- +++ b/arch/arm64/boot/dts/freescale/fsl-ls2088a-qds.dts
- @@ -0,0 +1,241 @@
- +/*
- + * Device Tree file for Freescale LS2080a QDS Board
- + *
- + * Copyright (C) 2016, Freescale Semiconductor
- + *
- + * Abhimanyu Saini <abhimanyu.saini@nxp.com>
- + *
- + * This file is licensed under the terms of the GNU General Public
- + * License version 2. This program is licensed "as is" without any
- + * warranty of any kind, whether express or implied.
- + */
- +
- +/dts-v1/;
- +
- +#include "fsl-ls2088a.dtsi"
- +
- +/ {
- + model = "Freescale Layerscape 2088a QDS Board";
- + compatible = "fsl,ls2088a-qds", "fsl,ls2088a";
- +};
- +
- +&esdhc {
- + status = "okay";
- +};
- +
- +&ifc {
- + status = "okay";
- + #address-cells = <2>;
- + #size-cells = <1>;
- + ranges = <0x0 0x0 0x5 0x80000000 0x08000000
- + 0x2 0x0 0x5 0x30000000 0x00010000
- + 0x3 0x0 0x5 0x20000000 0x00010000>;
- +
- + nor@0,0 {
- + #address-cells = <1>;
- + #size-cells = <1>;
- + compatible = "cfi-flash";
- + reg = <0x0 0x0 0x8000000>;
- + bank-width = <2>;
- + device-width = <1>;
- + };
- +
- + nand@2,0 {
- + compatible = "fsl,ifc-nand";
- + reg = <0x2 0x0 0x10000>;
- + };
- +
- + cpld@3,0 {
- + reg = <0x3 0x0 0x10000>;
- + compatible = "fsl,ls2088a-qds-qixis", "fsl,ls2080a-qds-qixis",
- + "fsl,fpga-qixis";
- + };
- +};
- +
- +&ftm0 {
- + status = "okay";
- +};
- +
- +&i2c0 {
- + status = "okay";
- + pca9547@77 {
- + compatible = "nxp,pca9547";
- + reg = <0x77>;
- + #address-cells = <1>;
- + #size-cells = <0>;
- + i2c@0 {
- + #address-cells = <1>;
- + #size-cells = <0>;
- + reg = <0x00>;
- + rtc@68 {
- + compatible = "dallas,ds3232";
- + reg = <0x68>;
- + };
- + };
- +
- + i2c@2 {
- + #address-cells = <1>;
- + #size-cells = <0>;
- + reg = <0x02>;
- +
- + ina220@40 {
- + compatible = "ti,ina220";
- + reg = <0x40>;
- + shunt-resistor = <500>;
- + };
- + ina220@41 {
- + compatible = "ti,ina220";
- + reg = <0x41>;
- + shunt-resistor = <1000>;
- + };
- + };
- +
- + i2c@3 {
- + #address-cells = <1>;
- + #size-cells = <0>;
- + reg = <0x3>;
- +
- + adt7481@4c {
- + compatible = "adi,adt7461";
- + reg = <0x4c>;
- + };
- + };
- + };
- +};
- +
- +&i2c1 {
- + status = "disabled";
- +};
- +
- +&i2c2 {
- + status = "disabled";
- +};
- +
- +&i2c3 {
- + status = "disabled";
- +};
- +
- +&dspi {
- + status = "okay";
- + dflash0: n25q128a {
- + #address-cells = <1>;
- + #size-cells = <1>;
- + compatible = "st,m25p80";
- + spi-max-frequency = <3000000>;
- + reg = <0>;
- + };
- + dflash1: sst25wf040b {
- + #address-cells = <1>;
- + #size-cells = <1>;
- + compatible = "st,m25p80";
- + spi-max-frequency = <3000000>;
- + reg = <1>;
- + };
- + dflash2: en25s64 {
- + #address-cells = <1>;
- + #size-cells = <1>;
- + compatible = "st,m25p80";
- + spi-max-frequency = <3000000>;
- + reg = <2>;
- + };
- +};
- +
- +&qspi {
- + status = "okay";
- + qflash0: s25fs256s1@0 {
- + #address-cells = <1>;
- + #size-cells = <1>;
- + compatible = "st,m25p80";
- + spi-max-frequency = <20000000>;
- + m25p,fast-read;
- + reg = <0>;
- + };
- +
- + qflash2: s25fs256s1@2 {
- + #address-cells = <1>;
- + #size-cells = <1>;
- + compatible = "st,m25p80";
- + spi-max-frequency = <20000000>;
- + m25p,fast-read;
- + reg = <2>;
- + };
- +};
- +
- +&sata0 {
- + status = "okay";
- +};
- +
- +&sata1 {
- + status = "okay";
- +};
- +
- +&usb0 {
- + status = "okay";
- +};
- +
- +&usb1 {
- + status = "okay";
- +};
- +
- +&ifc {
- + boardctrl: board-control@3,0 {
- + #address-cells = <1>;
- + #size-cells = <1>;
- + compatible = "fsl,tetra-fpga", "fsl,fpga-qixis", "simple-bus";
- + reg = <3 0 0x300>; /* TODO check address */
- + ranges = <0 3 0 0x300>;
- +
- + mdio_mux_emi1 {
- + compatible = "mdio-mux-mmioreg", "mdio-mux";
- + mdio-parent-bus = <&emdio1>;
- + reg = <0x54 1>; /* BRDCFG4 */
- + mux-mask = <0xe0>; /* EMI1_MDIO */
- +
- + #address-cells=<1>;
- + #size-cells = <0>;
- +
- + /* Child MDIO buses, one for each riser card:
- + reg = 0x0, 0x20, 0x40, 0x60, 0x80, 0xa0.
- +
- + VSC8234 PHYs on the riser cards.
- + */
- +
- + mdio_mux3: mdio@60 {
- + reg = <0x60>;
- + #address-cells = <1>;
- + #size-cells = <0>;
- +
- + mdio0_phy12: mdio_phy0@1c {
- + reg = <0x1c>;
- + phy-connection-type = "sgmii";
- + };
- + mdio0_phy13: mdio_phy1@1d {
- + reg = <0x1d>;
- + phy-connection-type = "sgmii";
- + };
- + mdio0_phy14: mdio_phy2@1e {
- + reg = <0x1e>;
- + phy-connection-type = "sgmii";
- + };
- + mdio0_phy15: mdio_phy3@1f {
- + reg = <0x1f>;
- + phy-connection-type = "sgmii";
- + };
- + };
- + };
- + };
- +};
- +
- +/* Update DPMAC connections to external PHYs, under SerDes 0x2a_0x49. */
- +&dpmac9 {
- + phy-handle = <&mdio0_phy12>;
- +};
- +&dpmac10 {
- + phy-handle = <&mdio0_phy13>;
- +};
- +&dpmac11 {
- + phy-handle = <&mdio0_phy14>;
- +};
- +&dpmac12 {
- + phy-handle = <&mdio0_phy15>;
- +};
- --- /dev/null
- +++ b/arch/arm64/boot/dts/freescale/fsl-ls2088a-rdb.dts
- @@ -0,0 +1,207 @@
- +/*
- + * Device Tree file for Freescale LS2080a RDB board
- + *
- + * Copyright (C) 2015, Freescale Semiconductor
- + *
- + * Abhimanyu Saini <abhimanyu.saini@nxp.com>
- + *
- + * This file is licensed under the terms of the GNU General Public
- + * License version 2. This program is licensed "as is" without any
- + * warranty of any kind, whether express or implied.
- + */
- +
- +/dts-v1/;
- +
- +#include "fsl-ls2088a.dtsi"
- +
- +/ {
- + model = "Freescale Layerscape 2088a RDB Board";
- + compatible = "fsl,ls2088a-rdb", "fsl,ls2088a";
- +};
- +
- +&esdhc {
- + status = "okay";
- +};
- +
- +&ifc {
- + status = "okay";
- + #address-cells = <2>;
- + #size-cells = <1>;
- + ranges = <0x0 0x0 0x5 0x80000000 0x08000000
- + 0x2 0x0 0x5 0x30000000 0x00010000
- + 0x3 0x0 0x5 0x20000000 0x00010000>;
- +
- + nor@0,0 {
- + #address-cells = <1>;
- + #size-cells = <1>;
- + compatible = "cfi-flash";
- + reg = <0x0 0x0 0x8000000>;
- + bank-width = <2>;
- + device-width = <1>;
- + };
- +
- + nand@2,0 {
- + compatible = "fsl,ifc-nand";
- + reg = <0x2 0x0 0x10000>;
- + };
- +
- + cpld@3,0 {
- + reg = <0x3 0x0 0x10000>;
- + compatible = "fsl,ls2088a-qds-qixis", "fsl,ls2080a-qds-qixis",
- + "fsl,fpga-qixis";
- + };
- +};
- +
- +&ftm0 {
- + status = "okay";
- +};
- +
- +&i2c0 {
- + status = "okay";
- + pca9547@75 {
- + compatible = "nxp,pca9547";
- + reg = <0x75>;
- + #address-cells = <1>;
- + #size-cells = <0>;
- + i2c-mux-never-disable;
- + i2c@1 {
- + #address-cells = <1>;
- + #size-cells = <0>;
- + reg = <0x01>;
- + rtc@68 {
- + compatible = "dallas,ds3232";
- + reg = <0x68>;
- + };
- + };
- +
- + i2c@3 {
- + #address-cells = <1>;
- + #size-cells = <0>;
- + reg = <0x3>;
- +
- + adt7481@4c {
- + compatible = "adi,adt7461";
- + reg = <0x4c>;
- + };
- + };
- + };
- +};
- +
- +&i2c1 {
- + status = "disabled";
- +};
- +
- +&i2c2 {
- + status = "disabled";
- +};
- +
- +&i2c3 {
- + status = "disabled";
- +};
- +
- +&dspi {
- + status = "okay";
- + dflash0: n25q512a {
- + #address-cells = <1>;
- + #size-cells = <1>;
- + compatible = "st,m25p80";
- + spi-max-frequency = <3000000>;
- + reg = <0>;
- + };
- +};
- +
- +&qspi {
- + status = "disabled";
- +};
- +
- +&sata0 {
- + status = "okay";
- +};
- +
- +&sata1 {
- + status = "okay";
- +};
- +
- +&usb0 {
- + status = "okay";
- +};
- +
- +&usb1 {
- + status = "okay";
- +};
- +
- +&emdio1 {
- + /* CS4340 PHYs */
- + mdio1_phy1: emdio1_phy@1 {
- + reg = <0x10>;
- + phy-connection-type = "xfi";
- + };
- + mdio1_phy2: emdio1_phy@2 {
- + reg = <0x11>;
- + phy-connection-type = "xfi";
- + };
- + mdio1_phy3: emdio1_phy@3 {
- + reg = <0x12>;
- + phy-connection-type = "xfi";
- + };
- + mdio1_phy4: emdio1_phy@4 {
- + reg = <0x13>;
- + phy-connection-type = "xfi";
- + };
- +};
- +
- +&emdio2 {
- + /* AQR405 PHYs */
- + mdio2_phy1: emdio2_phy@1 {
- + compatible = "ethernet-phy-ieee802.3-c45";
- + interrupts = <0 1 0x4>; /* Level high type */
- + reg = <0x0>;
- + phy-connection-type = "xfi";
- + };
- + mdio2_phy2: emdio2_phy@2 {
- + compatible = "ethernet-phy-ieee802.3-c45";
- + interrupts = <0 2 0x4>; /* Level high type */
- + reg = <0x1>;
- + phy-connection-type = "xfi";
- + };
- + mdio2_phy3: emdio2_phy@3 {
- + compatible = "ethernet-phy-ieee802.3-c45";
- + interrupts = <0 4 0x4>; /* Level high type */
- + reg = <0x2>;
- + phy-connection-type = "xfi";
- + };
- + mdio2_phy4: emdio2_phy@4 {
- + compatible = "ethernet-phy-ieee802.3-c45";
- + interrupts = <0 5 0x4>; /* Level high type */
- + reg = <0x3>;
- + phy-connection-type = "xfi";
- + };
- +};
- +
- +/* Update DPMAC connections to external PHYs, under the assumption of
- + * SerDes 0x2a_0x41. This is currently the only SerDes supported on the board.
- + */
- +&dpmac1 {
- + phy-handle = <&mdio1_phy1>;
- +};
- +&dpmac2 {
- + phy-handle = <&mdio1_phy2>;
- +};
- +&dpmac3 {
- + phy-handle = <&mdio1_phy3>;
- +};
- +&dpmac4 {
- + phy-handle = <&mdio1_phy4>;
- +};
- +&dpmac5 {
- + phy-handle = <&mdio2_phy1>;
- +};
- +&dpmac6 {
- + phy-handle = <&mdio2_phy2>;
- +};
- +&dpmac7 {
- + phy-handle = <&mdio2_phy3>;
- +};
- +&dpmac8 {
- + phy-handle = <&mdio2_phy4>;
- +};
- --- /dev/null
- +++ b/arch/arm64/boot/dts/freescale/fsl-ls2088a.dtsi
- @@ -0,0 +1,854 @@
- +/*
- + * Device Tree Include file for Freescale Layerscape-2088A family SoC.
- + *
- + * Copyright (C) 2016, Freescale Semiconductor
- + *
- + * Abhimanyu Saini <abhimanyu.saini@nxp.com>
- + *
- + * This file is dual-licensed: you can use it either under the terms
- + * of the GPLv2 or the X11 license, at your option. Note that this dual
- + * licensing only applies to this file, and not this project as a
- + * whole.
- + *
- + * a) This library is free software; you can redistribute it and/or
- + * modify it under the terms of the GNU General Public License as
- + * published by the Free Software Foundation; either version 2 of the
- + * License, or (at your option) any later version.
- + *
- + * This library is distributed in the hope that it will be useful,
- + * but WITHOUT ANY WARRANTY; without even the implied warranty of
- + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- + * GNU General Public License for more details.
- + *
- + * Or, alternatively,
- + *
- + * b) Permission is hereby granted, free of charge, to any person
- + * obtaining a copy of this software and associated documentation
- + * files (the "Software"), to deal in the Software without
- + * restriction, including without limitation the rights to use,
- + * copy, modify, merge, publish, distribute, sublicense, and/or
- + * sell copies of the Software, and to permit persons to whom the
- + * Software is furnished to do so, subject to the following
- + * conditions:
- + *
- + * The above copyright notice and this permission notice shall be
- + * included in all copies or substantial portions of the Software.
- + *
- + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
- + * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
- + * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
- + * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
- + * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
- + * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
- + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
- + * OTHER DEALINGS IN THE SOFTWARE.
- + */
- +
- +#include <dt-bindings/thermal/thermal.h>
- +
- +/memreserve/ 0x80000000 0x00010000;
- +
- +/ {
- + compatible = "fsl,ls2088a";
- + interrupt-parent = <&gic>;
- + #address-cells = <2>;
- + #size-cells = <2>;
- +
- + cpus {
- + #address-cells = <2>;
- + #size-cells = <0>;
- +
- + cpu0: cpu@0 {
- + device_type = "cpu";
- + compatible = "arm,cortex-a72";
- + reg = <0x0 0x0>;
- + clocks = <&clockgen 1 0>;
- + #cooling-cells = <2>;
- + cpu-idle-states = <&CPU_PW20>;
- + };
- +
- + cpu1: cpu@1 {
- + device_type = "cpu";
- + compatible = "arm,cortex-a72";
- + reg = <0x0 0x1>;
- + clocks = <&clockgen 1 0>;
- + cpu-idle-states = <&CPU_PW20>;
- + };
- +
- + cpu2: cpu@100 {
- + device_type = "cpu";
- + compatible = "arm,cortex-a72";
- + reg = <0x0 0x100>;
- + clocks = <&clockgen 1 1>;
- + #cooling-cells = <2>;
- + cpu-idle-states = <&CPU_PW20>;
- + };
- +
- + cpu3: cpu@101 {
- + device_type = "cpu";
- + compatible = "arm,cortex-a72";
- + reg = <0x0 0x101>;
- + clocks = <&clockgen 1 1>;
- + cpu-idle-states = <&CPU_PW20>;
- + };
- +
- + cpu4: cpu@200 {
- + device_type = "cpu";
- + compatible = "arm,cortex-a72";
- + reg = <0x0 0x200>;
- + clocks = <&clockgen 1 2>;
- + #cooling-cells = <2>;
- + cpu-idle-states = <&CPU_PW20>;
- + };
- +
- + cpu5: cpu@201 {
- + device_type = "cpu";
- + compatible = "arm,cortex-a72";
- + reg = <0x0 0x201>;
- + clocks = <&clockgen 1 2>;
- + cpu-idle-states = <&CPU_PW20>;
- + };
- +
- + cpu6: cpu@300 {
- + device_type = "cpu";
- + compatible = "arm,cortex-a72";
- + reg = <0x0 0x300>;
- + clocks = <&clockgen 1 3>;
- + #cooling-cells = <2>;
- + cpu-idle-states = <&CPU_PW20>;
- + };
- +
- + cpu7: cpu@301 {
- + device_type = "cpu";
- + compatible = "arm,cortex-a72";
- + reg = <0x0 0x301>;
- + clocks = <&clockgen 1 3>;
- + cpu-idle-states = <&CPU_PW20>;
- + };
- + };
- +
- + pmu {
- + compatible = "arm,armv8-pmuv3";
- + interrupts = <1 7 0x8>; /* PMU PPI, Level low type */
- + };
- +
- + idle-states {
- + entry-method = "arm,psci";
- +
- + CPU_PW20: cpu-pw20 {
- + compatible = "arm,idle-state";
- + idle-state-name = "PW20";
- + arm,psci-suspend-param = <0x00010000>;
- + entry-latency-us = <2000>;
- + exit-latency-us = <2000>;
- + min-residency-us = <6000>;
- + };
- + };
- +
- + gic: interrupt-controller@6000000 {
- + compatible = "arm,gic-v3";
- + reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */
- + <0x0 0x06100000 0 0x100000>, /* GICR (RD_base + SGI_base) */
- + <0x0 0x0c0c0000 0 0x2000>, /* GICC */
- + <0x0 0x0c0d0000 0 0x1000>, /* GICH */
- + <0x0 0x0c0e0000 0 0x20000>; /* GICV */
- + #interrupt-cells = <3>;
- + #address-cells = <2>;
- + #size-cells = <2>;
- + ranges;
- + interrupt-controller;
- + interrupts = <1 9 0x4>;
- +
- + its: gic-its@6020000 {
- + compatible = "arm,gic-v3-its";
- + msi-controller;
- + reg = <0x0 0x6020000 0 0x20000>;
- + };
- + };
- +
- + sysclk: sysclk {
- + compatible = "fixed-clock";
- + #clock-cells = <0>;
- + clock-frequency = <100000000>;
- + clock-output-names = "sysclk";
- + };
- +
- + clockgen: clocking@1300000 {
- + compatible = "fsl,ls2088a-clockgen";
- + reg = <0 0x1300000 0 0xa0000>;
- + #clock-cells = <2>;
- + clocks = <&sysclk>;
- + };
- +
- + tmu: tmu@1f80000 {
- + compatible = "fsl,qoriq-tmu", "fsl,ls2080a-tmu", "fsl,ls2088a-tmu";
- + reg = <0x0 0x1f80000 0x0 0x10000>;
- + interrupts = <0 23 0x4>;
- + fsl,tmu-range = <0xb0000 0x9002a 0x6004c 0x30062>;
- + fsl,tmu-calibration = <0x00000000 0x00000026
- + 0x00000001 0x0000002d
- + 0x00000002 0x00000032
- + 0x00000003 0x00000039
- + 0x00000004 0x0000003f
- + 0x00000005 0x00000046
- + 0x00000006 0x0000004d
- + 0x00000007 0x00000054
- + 0x00000008 0x0000005a
- + 0x00000009 0x00000061
- + 0x0000000a 0x0000006a
- + 0x0000000b 0x00000071
- +
- + 0x00010000 0x00000025
- + 0x00010001 0x0000002c
- + 0x00010002 0x00000035
- + 0x00010003 0x0000003d
- + 0x00010004 0x00000045
- + 0x00010005 0x0000004e
- + 0x00010006 0x00000057
- + 0x00010007 0x00000061
- + 0x00010008 0x0000006b
- + 0x00010009 0x00000076
- +
- + 0x00020000 0x00000029
- + 0x00020001 0x00000033
- + 0x00020002 0x0000003d
- + 0x00020003 0x00000049
- + 0x00020004 0x00000056
- + 0x00020005 0x00000061
- + 0x00020006 0x0000006d
- +
- + 0x00030000 0x00000021
- + 0x00030001 0x0000002a
- + 0x00030002 0x0000003c
- + 0x00030003 0x0000004e>;
- + little-endian;
- + #thermal-sensor-cells = <1>;
- + };
- +
- + thermal-zones {
- + cpu_thermal: cpu-thermal {
- + polling-delay-passive = <1000>;
- + polling-delay = <5000>;
- +
- + thermal-sensors = <&tmu 4>;
- +
- + trips {
- + cpu_alert: cpu-alert {
- + temperature = <75000>;
- + hysteresis = <2000>;
- + type = "passive";
- + };
- + cpu_crit: cpu-crit {
- + temperature = <85000>;
- + hysteresis = <2000>;
- + type = "critical";
- + };
- + };
- +
- + cooling-maps {
- + map0 {
- + trip = <&cpu_alert>;
- + cooling-device =
- + <&cpu0 THERMAL_NO_LIMIT
- + THERMAL_NO_LIMIT>;
- + };
- + map1 {
- + trip = <&cpu_alert>;
- + cooling-device =
- + <&cpu2 THERMAL_NO_LIMIT
- + THERMAL_NO_LIMIT>;
- + };
- + map2 {
- + trip = <&cpu_alert>;
- + cooling-device =
- + <&cpu4 THERMAL_NO_LIMIT
- + THERMAL_NO_LIMIT>;
- + };
- + map3 {
- + trip = <&cpu_alert>;
- + cooling-device =
- + <&cpu6 THERMAL_NO_LIMIT
- + THERMAL_NO_LIMIT>;
- + };
- + };
- + };
- + };
- +
- + serial0: serial@21c0500 {
- + device_type = "serial";
- + compatible = "fsl,ns16550", "ns16550a";
- + reg = <0x0 0x21c0500 0x0 0x100>;
- + clocks = <&clockgen 4 3>;
- + interrupts = <0 32 0x4>; /* Level high type */
- + };
- +
- + serial1: serial@21c0600 {
- + device_type = "serial";
- + compatible = "fsl,ns16550", "ns16550a";
- + reg = <0x0 0x21c0600 0x0 0x100>;
- + clocks = <&clockgen 4 3>;
- + interrupts = <0 32 0x4>; /* Level high type */
- + };
- + cluster1_core0_watchdog: wdt@c000000 {
- + compatible = "arm,sp805-wdt", "arm,primecell";
- + reg = <0x0 0xc000000 0x0 0x1000>;
- + clocks = <&clockgen 4 3>, <&clockgen 4 3>;
- + clock-names = "apb_pclk", "wdog_clk";
- + };
- +
- + cluster1_core1_watchdog: wdt@c010000 {
- + compatible = "arm,sp805-wdt", "arm,primecell";
- + reg = <0x0 0xc010000 0x0 0x1000>;
- + clocks = <&clockgen 4 3>, <&clockgen 4 3>;
- + clock-names = "apb_pclk", "wdog_clk";
- + };
- +
- + cluster2_core0_watchdog: wdt@c100000 {
- + compatible = "arm,sp805-wdt", "arm,primecell";
- + reg = <0x0 0xc100000 0x0 0x1000>;
- + clocks = <&clockgen 4 3>, <&clockgen 4 3>;
- + clock-names = "apb_pclk", "wdog_clk";
- + };
- +
- + cluster2_core1_watchdog: wdt@c110000 {
- + compatible = "arm,sp805-wdt", "arm,primecell";
- + reg = <0x0 0xc110000 0x0 0x1000>;
- + clocks = <&clockgen 4 3>, <&clockgen 4 3>;
- + clock-names = "apb_pclk", "wdog_clk";
- + };
- +
- + cluster3_core0_watchdog: wdt@c200000 {
- + compatible = "arm,sp805-wdt", "arm,primecell";
- + reg = <0x0 0xc200000 0x0 0x1000>;
- + clocks = <&clockgen 4 3>, <&clockgen 4 3>;
- + clock-names = "apb_pclk", "wdog_clk";
- + };
- +
- + cluster3_core1_watchdog: wdt@c210000 {
- + compatible = "arm,sp805-wdt", "arm,primecell";
- + reg = <0x0 0xc210000 0x0 0x1000>;
- + clocks = <&clockgen 4 3>, <&clockgen 4 3>;
- + clock-names = "apb_pclk", "wdog_clk";
- + };
- +
- + cluster4_core0_watchdog: wdt@c300000 {
- + compatible = "arm,sp805-wdt", "arm,primecell";
- + reg = <0x0 0xc300000 0x0 0x1000>;
- + clocks = <&clockgen 4 3>, <&clockgen 4 3>;
- + clock-names = "apb_pclk", "wdog_clk";
- + };
- +
- + cluster4_core1_watchdog: wdt@c310000 {
- + compatible = "arm,sp805-wdt", "arm,primecell";
- + reg = <0x0 0xc310000 0x0 0x1000>;
- + clocks = <&clockgen 4 3>, <&clockgen 4 3>;
- + clock-names = "apb_pclk", "wdog_clk";
- + };
- +
- + gpio0: gpio@2300000 {
- + compatible = "fsl,qoriq-gpio";
- + reg = <0x0 0x2300000 0x0 0x10000>;
- + interrupts = <0 36 0x4>; /* Level high type */
- + gpio-controller;
- + little-endian;
- + #gpio-cells = <2>;
- + interrupt-controller;
- + #interrupt-cells = <2>;
- + };
- +
- + gpio1: gpio@2310000 {
- + compatible = "fsl,qoriq-gpio";
- + reg = <0x0 0x2310000 0x0 0x10000>;
- + interrupts = <0 36 0x4>; /* Level high type */
- + gpio-controller;
- + little-endian;
- + #gpio-cells = <2>;
- + interrupt-controller;
- + #interrupt-cells = <2>;
- + };
- +
- + gpio2: gpio@2320000 {
- + compatible = "fsl,qoriq-gpio";
- + reg = <0x0 0x2320000 0x0 0x10000>;
- + interrupts = <0 37 0x4>; /* Level high type */
- + gpio-controller;
- + little-endian;
- + #gpio-cells = <2>;
- + interrupt-controller;
- + #interrupt-cells = <2>;
- + };
- +
- + gpio3: gpio@2330000 {
- + compatible = "fsl,qoriq-gpio";
- + reg = <0x0 0x2330000 0x0 0x10000>;
- + interrupts = <0 37 0x4>; /* Level high type */
- + gpio-controller;
- + little-endian;
- + #gpio-cells = <2>;
- + interrupt-controller;
- + #interrupt-cells = <2>;
- + };
- +
- + /* TODO: WRIOP (CCSR?) */
- + emdio1: mdio@0x8B96000 { /* WRIOP0: 0x8B8_0000, E-MDIO1: 0x1_6000 */
- + compatible = "fsl,fman-memac-mdio";
- + reg = <0x0 0x8B96000 0x0 0x1000>;
- + device_type = "mdio"; /* TODO: is this necessary? */
- + little-endian; /* force the driver in LE mode */
- +
- + /* Not necessary on the QDS, but needed on the RDB */
- + #address-cells = <1>;
- + #size-cells = <0>;
- + };
- +
- + emdio2: mdio@0x8B97000 { /* WRIOP0: 0x8B8_0000, E-MDIO2: 0x1_7000 */
- + compatible = "fsl,fman-memac-mdio";
- + reg = <0x0 0x8B97000 0x0 0x1000>;
- + device_type = "mdio"; /* TODO: is this necessary? */
- + little-endian; /* force the driver in LE mode */
- +
- + #address-cells = <1>;
- + #size-cells = <0>;
- + };
- +
- + ifc: ifc@2240000 {
- + compatible = "fsl,ifc", "simple-bus";
- + reg = <0x0 0x2240000 0x0 0x20000>;
- + interrupts = <0 21 0x4>; /* Level high type */
- + little-endian;
- + #address-cells = <2>;
- + #size-cells = <1>;
- +
- + ranges = <0 0 0x5 0x80000000 0x08000000
- + 2 0 0x5 0x30000000 0x00010000
- + 3 0 0x5 0x20000000 0x00010000>;
- + };
- +
- + esdhc: esdhc@2140000 {
- + compatible = "fsl,ls2088a-esdhc", "fsl,ls2080a-esdhc",
- + "fsl,esdhc";
- + reg = <0x0 0x2140000 0x0 0x10000>;
- + interrupts = <0 28 0x4>; /* Level high type */
- + clock-frequency = <0>;
- + voltage-ranges = <1800 1800 3300 3300>;
- + sdhci,auto-cmd12;
- + little-endian;
- + bus-width = <4>;
- + };
- +
- + ftm0: ftm0@2800000 {
- + compatible = "fsl,ftm-alarm";
- + reg = <0x0 0x2800000 0x0 0x10000>;
- + interrupts = <0 44 4>;
- + };
- +
- + reset: reset@1E60000 {
- + compatible = "fsl,ls-reset";
- + reg = <0x0 0x1E60000 0x0 0x10000>;
- + };
- +
- + dspi: dspi@2100000 {
- + compatible = "fsl,ls2088a-dspi", "fsl,ls2085a-dspi",
- + "fsl,ls2080a-dspi";
- + #address-cells = <1>;
- + #size-cells = <0>;
- + reg = <0x0 0x2100000 0x0 0x10000>;
- + interrupts = <0 26 0x4>; /* Level high type */
- + clocks = <&clockgen 4 3>;
- + clock-names = "dspi";
- + spi-num-chipselects = <5>;
- + bus-num = <0>;
- + };
- +
- + i2c0: i2c@2000000 {
- + compatible = "fsl,vf610-i2c";
- + #address-cells = <1>;
- + #size-cells = <0>;
- + reg = <0x0 0x2000000 0x0 0x10000>;
- + interrupts = <0 34 0x4>; /* Level high type */
- + clock-names = "i2c";
- + clocks = <&clockgen 4 3>;
- + };
- +
- + i2c1: i2c@2010000 {
- + compatible = "fsl,vf610-i2c";
- + #address-cells = <1>;
- + #size-cells = <0>;
- + reg = <0x0 0x2010000 0x0 0x10000>;
- + interrupts = <0 34 0x4>; /* Level high type */
- + clock-names = "i2c";
- + clocks = <&clockgen 4 3>;
- + };
- +
- + i2c2: i2c@2020000 {
- + compatible = "fsl,vf610-i2c";
- + #address-cells = <1>;
- + #size-cells = <0>;
- + reg = <0x0 0x2020000 0x0 0x10000>;
- + interrupts = <0 35 0x4>; /* Level high type */
- + clock-names = "i2c";
- + clocks = <&clockgen 4 3>;
- + };
- +
- + i2c3: i2c@2030000 {
- + compatible = "fsl,vf610-i2c";
- + #address-cells = <1>;
- + #size-cells = <0>;
- + reg = <0x0 0x2030000 0x0 0x10000>;
- + interrupts = <0 35 0x4>; /* Level high type */
- + clock-names = "i2c";
- + clocks = <&clockgen 4 3>;
- + };
- +
- + qspi: quadspi@20c0000 {
- + compatible = "fsl,ls2088a-qspi", "fsl,ls2080a-qspi";
- + #address-cells = <1>;
- + #size-cells = <0>;
- + reg = <0x0 0x20c0000 0x0 0x10000>,
- + <0x0 0x20000000 0x0 0x10000000>;
- + reg-names = "QuadSPI", "QuadSPI-memory";
- + interrupts = <0 25 0x4>; /* Level high type */
- + clocks = <&clockgen 4 3>, <&clockgen 4 3>;
- + clock-names = "qspi_en", "qspi";
- + };
- +
- + pcie1: pcie@3400000 {
- + compatible = "fsl,ls2088a-pcie", "fsl,ls2080a-pcie",
- + "fsl,ls2085a-pcie", "snps,dw-pcie";
- + reg = <0x00 0x03400000 0x0 0x00100000 /* controller registers */
- + 0x20 0x00000000 0x0 0x00002000>; /* configuration space */
- + reg-names = "regs", "config";
- + interrupts = <0 108 0x4>; /* Level high type */
- + interrupt-names = "aer";
- + #address-cells = <3>;
- + #size-cells = <2>;
- + device_type = "pci";
- + dma-coherent;
- + fsl,lut_diff;
- + num-lanes = <4>;
- + bus-range = <0x0 0xff>;
- + ranges = <0x81000000 0x0 0x00000000 0x20 0x00010000 0x0 0x00010000 /* downstream I/O */
- + 0x82000000 0x0 0x40000000 0x20 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
- + msi-parent = <&its>;
- + #interrupt-cells = <1>;
- + interrupt-map-mask = <0 0 0 7>;
- + interrupt-map = <0000 0 0 1 &gic 0 0 0 109 4>,
- + <0000 0 0 2 &gic 0 0 0 110 4>,
- + <0000 0 0 3 &gic 0 0 0 111 4>,
- + <0000 0 0 4 &gic 0 0 0 112 4>;
- + };
- +
- + pcie2: pcie@3500000 {
- + compatible = "fsl,ls2080a-pcie", "fsl,ls2080a-pcie",
- + "fsl,ls2085a-pcie", "snps,dw-pcie";
- + reg = <0x00 0x03500000 0x0 0x00100000 /* controller registers */
- + 0x28 0x00000000 0x0 0x00002000>; /* configuration space */
- + reg-names = "regs", "config";
- + interrupts = <0 113 0x4>; /* Level high type */
- + interrupt-names = "aer";
- + #address-cells = <3>;
- + #size-cells = <2>;
- + device_type = "pci";
- + dma-coherent;
- + fsl,lut_diff;
- + num-lanes = <4>;
- + bus-range = <0x0 0xff>;
- + ranges = <0x81000000 0x0 0x00000000 0x28 0x00010000 0x0 0x00010000 /* downstream I/O */
- + 0x82000000 0x0 0x40000000 0x28 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
- + msi-parent = <&its>;
- + #interrupt-cells = <1>;
- + interrupt-map-mask = <0 0 0 7>;
- + interrupt-map = <0000 0 0 1 &gic 0 0 0 114 4>,
- + <0000 0 0 2 &gic 0 0 0 115 4>,
- + <0000 0 0 3 &gic 0 0 0 116 4>,
- + <0000 0 0 4 &gic 0 0 0 117 4>;
- + };
- +
- + pcie3: pcie@3600000 {
- + compatible = "fsl,ls2088a-pcie", "fsl,ls2080a-pcie",
- + "fsl,ls2085a-pcie", "snps,dw-pcie";
- + reg = <0x00 0x03600000 0x0 0x00100000 /* controller registers */
- + 0x30 0x00000000 0x0 0x00002000>; /* configuration space */
- + reg-names = "regs", "config";
- + interrupts = <0 118 0x4>; /* Level high type */
- + interrupt-names = "aer";
- + #address-cells = <3>;
- + #size-cells = <2>;
- + device_type = "pci";
- + dma-coherent;
- + fsl,lut_diff;
- + num-lanes = <8>;
- + bus-range = <0x0 0xff>;
- + ranges = <0x81000000 0x0 0x00000000 0x30 0x00010000 0x0 0x00010000 /* downstream I/O */
- + 0x82000000 0x0 0x40000000 0x30 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
- + msi-parent = <&its>;
- + #interrupt-cells = <1>;
- + interrupt-map-mask = <0 0 0 7>;
- + interrupt-map = <0000 0 0 1 &gic 0 0 0 119 4>,
- + <0000 0 0 2 &gic 0 0 0 120 4>,
- + <0000 0 0 3 &gic 0 0 0 121 4>,
- + <0000 0 0 4 &gic 0 0 0 122 4>;
- + };
- +
- + pcie4: pcie@3700000 {
- + compatible = "fsl,ls2080a-pcie", "fsl,ls2080a-pcie",
- + "fsl,ls2085a-pcie", "snps,dw-pcie";
- + reg = <0x00 0x03700000 0x0 0x00100000 /* controller registers */
- + 0x38 0x00000000 0x0 0x00002000>; /* configuration space */
- + reg-names = "regs", "config";
- + interrupts = <0 123 0x4>; /* Level high type */
- + interrupt-names = "aer";
- + #address-cells = <3>;
- + #size-cells = <2>;
- + device_type = "pci";
- + dma-coherent;
- + fsl,lut_diff;
- + num-lanes = <4>;
- + bus-range = <0x0 0xff>;
- + ranges = <0x81000000 0x0 0x00000000 0x38 0x00010000 0x0 0x00010000 /* downstream I/O */
- + 0x82000000 0x0 0x40000000 0x38 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
- + msi-parent = <&its>;
- + #interrupt-cells = <1>;
- + interrupt-map-mask = <0 0 0 7>;
- + interrupt-map = <0000 0 0 1 &gic 0 0 0 124 4>,
- + <0000 0 0 2 &gic 0 0 0 125 4>,
- + <0000 0 0 3 &gic 0 0 0 126 4>,
- + <0000 0 0 4 &gic 0 0 0 127 4>;
- + };
- +
- + sata0: sata@3200000 {
- + status = "disabled";
- + compatible = "fsl,ls2088a-ahci", "fsl,ls2080a-ahci";
- + reg = <0x0 0x3200000 0x0 0x10000>;
- + interrupts = <0 133 0x4>; /* Level high type */
- + clocks = <&clockgen 4 3>;
- + };
- +
- + sata1: sata@3210000 {
- + status = "disabled";
- + compatible = "fsl,ls2088a-ahci", "fsl,ls2080a-ahci";
- + reg = <0x0 0x3210000 0x0 0x10000>;
- + interrupts = <0 136 0x4>; /* Level high type */
- + clocks = <&clockgen 4 3>;
- + };
- +
- + usb0: usb3@3100000 {
- + status = "disabled";
- + compatible = "snps,dwc3";
- + reg = <0x0 0x3100000 0x0 0x10000>;
- + interrupts = <0 80 0x4>; /* Level high type */
- + dr_mode = "host";
- + configure-gfladj;
- + snps,dis_rxdet_inp3_quirk;
- + };
- +
- + usb1: usb3@3110000 {
- + status = "disabled";
- + compatible = "snps,dwc3";
- + reg = <0x0 0x3110000 0x0 0x10000>;
- + interrupts = <0 81 0x4>; /* Level high type */
- + dr_mode = "host";
- + configure-gfladj;
- + snps,dis_rxdet_inp3_quirk;
- + };
- +
- + smmu: iommu@5000000 {
- + compatible = "arm,mmu-500";
- + reg = <0 0x5000000 0 0x800000>;
- + #global-interrupts = <12>;
- + interrupts = <0 13 4>, /* global secure fault */
- + <0 14 4>, /* combined secure interrupt */
- + <0 15 4>, /* global non-secure fault */
- + <0 16 4>, /* combined non-secure interrupt */
- + /* performance counter interrupts 0-7 */
- + <0 211 4>,
- + <0 212 4>,
- + <0 213 4>,
- + <0 214 4>,
- + <0 215 4>,
- + <0 216 4>,
- + <0 217 4>,
- + <0 218 4>,
- + /* per context interrupt, 64 interrupts */
- + <0 146 4>,
- + <0 147 4>,
- + <0 148 4>,
- + <0 149 4>,
- + <0 150 4>,
- + <0 151 4>,
- + <0 152 4>,
- + <0 153 4>,
- + <0 154 4>,
- + <0 155 4>,
- + <0 156 4>,
- + <0 157 4>,
- + <0 158 4>,
- + <0 159 4>,
- + <0 160 4>,
- + <0 161 4>,
- + <0 162 4>,
- + <0 163 4>,
- + <0 164 4>,
- + <0 165 4>,
- + <0 166 4>,
- + <0 167 4>,
- + <0 168 4>,
- + <0 169 4>,
- + <0 170 4>,
- + <0 171 4>,
- + <0 172 4>,
- + <0 173 4>,
- + <0 174 4>,
- + <0 175 4>,
- + <0 176 4>,
- + <0 177 4>,
- + <0 178 4>,
- + <0 179 4>,
- + <0 180 4>,
- + <0 181 4>,
- + <0 182 4>,
- + <0 183 4>,
- + <0 184 4>,
- + <0 185 4>,
- + <0 186 4>,
- + <0 187 4>,
- + <0 188 4>,
- + <0 189 4>,
- + <0 190 4>,
- + <0 191 4>,
- + <0 192 4>,
- + <0 193 4>,
- + <0 194 4>,
- + <0 195 4>,
- + <0 196 4>,
- + <0 197 4>,
- + <0 198 4>,
- + <0 199 4>,
- + <0 200 4>,
- + <0 201 4>,
- + <0 202 4>,
- + <0 203 4>,
- + <0 204 4>,
- + <0 205 4>,
- + <0 206 4>,
- + <0 207 4>,
- + <0 208 4>,
- + <0 209 4>;
- + mmu-masters = <&fsl_mc 0x300 0>;
- + };
- +
- + timer {
- + compatible = "arm,armv8-timer";
- + interrupts = <1 13 0x1>, /* Physical Secure PPI, edge triggered */
- + <1 14 0x1>, /* Physical Non-Secure PPI, edge triggered */
- + <1 11 0x1>, /* Virtual PPI, edge triggered */
- + <1 10 0x1>; /* Hypervisor PPI, edge triggered */
- + arm,reread-timer;
- + fsl,erratum-a008585;
- + };
- +
- + fsl_mc: fsl-mc@80c000000 {
- + compatible = "fsl,qoriq-mc";
- + #stream-id-cells = <2>;
- + reg = <0x00000008 0x0c000000 0 0x40>, /* MC portal base */
- + <0x00000000 0x08340000 0 0x40000>; /* MC control reg */
- + msi-parent = <&its>;
- + #address-cells = <3>;
- + #size-cells = <1>;
- +
- + /*
- + * Region type 0x0 - MC portals
- + * Region type 0x1 - QBMAN portals
- + */
- + ranges = <0x0 0x0 0x0 0x8 0x0c000000 0x4000000
- + 0x1 0x0 0x0 0x8 0x18000000 0x8000000>;
- +
- + /*
- + * Define the maximum number of MACs present on the SoC.
- + * They won't necessarily be all probed, since the
- + * Data Path Layout file and the MC firmware can put fewer
- + * actual DPMAC objects on the MC bus.
- + */
- + dpmacs {
- + #address-cells = <1>;
- + #size-cells = <0>;
- +
- + dpmac1: dpmac@1 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <1>;
- + };
- + dpmac2: dpmac@2 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <2>;
- + };
- + dpmac3: dpmac@3 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <3>;
- + };
- + dpmac4: dpmac@4 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <4>;
- + };
- + dpmac5: dpmac@5 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <5>;
- + };
- + dpmac6: dpmac@6 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <6>;
- + };
- + dpmac7: dpmac@7 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <7>;
- + };
- + dpmac8: dpmac@8 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <8>;
- + };
- + dpmac9: dpmac@9 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <9>;
- + };
- + dpmac10: dpmac@10 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <0xa>;
- + };
- + dpmac11: dpmac@11 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <0xb>;
- + };
- + dpmac12: dpmac@12 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <0xc>;
- + };
- + dpmac13: dpmac@13 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <0xd>;
- + };
- + dpmac14: dpmac@14 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <0xe>;
- + };
- + dpmac15: dpmac@15 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <0xf>;
- + };
- + dpmac16: dpmac@16 {
- + compatible = "fsl,qoriq-mc-dpmac";
- + reg = <0x10>;
- + };
- + };
- + };
- +
- + ccn@4000000 {
- + compatible = "arm,ccn-504";
- + reg = <0x0 0x04000000 0x0 0x01000000>;
- + interrupts = <0 12 4>;
- + };
- +
- + memory@80000000 {
- + device_type = "memory";
- + reg = <0x00000000 0x80000000 0 0x80000000>;
- + /* DRAM space 1 - 2 GB DRAM */
- + };
- +};
|