mach-archer-c7.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * TP-LINK Archer C5/C7/TL-WDR4900 v2 board support
  3. *
  4. * Copyright (c) 2013 Gabor Juhos <juhosg@openwrt.org>
  5. * Copyright (c) 2014 施康成 <tenninjas@tenninjas.ca>
  6. * Copyright (c) 2014 Imre Kaloz <kaloz@openwrt.org>
  7. *
  8. * Based on the Qualcomm Atheros AP135/AP136 reference board support code
  9. * Copyright (c) 2012 Qualcomm Atheros
  10. *
  11. * Permission to use, copy, modify, and/or distribute this software for any
  12. * purpose with or without fee is hereby granted, provided that the above
  13. * copyright notice and this permission notice appear in all copies.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  16. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  17. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  18. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  19. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  20. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  21. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  22. *
  23. */
  24. #include <linux/pci.h>
  25. #include <linux/phy.h>
  26. #include <linux/gpio.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/ath9k_platform.h>
  29. #include <linux/ar8216_platform.h>
  30. #include <asm/mach-ath79/ar71xx_regs.h>
  31. #include "common.h"
  32. #include "dev-ap9x-pci.h"
  33. #include "dev-eth.h"
  34. #include "dev-gpio-buttons.h"
  35. #include "dev-leds-gpio.h"
  36. #include "dev-m25p80.h"
  37. #include "dev-spi.h"
  38. #include "dev-usb.h"
  39. #include "dev-wmac.h"
  40. #include "machtypes.h"
  41. #include "pci.h"
  42. #define ARCHER_C7_GPIO_LED_WLAN2G 12
  43. #define ARCHER_C7_GPIO_LED_SYSTEM 14
  44. #define ARCHER_C7_GPIO_LED_QSS 15
  45. #define ARCHER_C7_GPIO_LED_WLAN5G 17
  46. #define ARCHER_C7_GPIO_LED_USB1 18
  47. #define ARCHER_C7_GPIO_LED_USB2 19
  48. #define ARCHER_C7_GPIO_BTN_RFKILL 13
  49. #define ARCHER_C7_GPIO_BTN_RESET 16
  50. #define ARCHER_C7_GPIO_USB1_POWER 22
  51. #define ARCHER_C7_GPIO_USB2_POWER 21
  52. #define ARCHER_C7_KEYS_POLL_INTERVAL 20 /* msecs */
  53. #define ARCHER_C7_KEYS_DEBOUNCE_INTERVAL (3 * ARCHER_C7_KEYS_POLL_INTERVAL)
  54. #define ARCHER_C7_WMAC_CALDATA_OFFSET 0x1000
  55. #define ARCHER_C7_PCIE_CALDATA_OFFSET 0x5000
  56. static const char *archer_c7_part_probes[] = {
  57. "tp-link",
  58. NULL,
  59. };
  60. static struct flash_platform_data archer_c7_flash_data = {
  61. .part_probes = archer_c7_part_probes,
  62. };
  63. static struct gpio_led archer_c7_leds_gpio[] __initdata = {
  64. {
  65. .name = "tp-link:blue:qss",
  66. .gpio = ARCHER_C7_GPIO_LED_QSS,
  67. .active_low = 1,
  68. },
  69. {
  70. .name = "tp-link:blue:system",
  71. .gpio = ARCHER_C7_GPIO_LED_SYSTEM,
  72. .active_low = 1,
  73. },
  74. {
  75. .name = "tp-link:blue:wlan2g",
  76. .gpio = ARCHER_C7_GPIO_LED_WLAN2G,
  77. .active_low = 1,
  78. },
  79. {
  80. .name = "tp-link:blue:wlan5g",
  81. .gpio = ARCHER_C7_GPIO_LED_WLAN5G,
  82. .active_low = 1,
  83. },
  84. {
  85. .name = "tp-link:green:usb1",
  86. .gpio = ARCHER_C7_GPIO_LED_USB1,
  87. .active_low = 1,
  88. },
  89. {
  90. .name = "tp-link:green:usb2",
  91. .gpio = ARCHER_C7_GPIO_LED_USB2,
  92. .active_low = 1,
  93. },
  94. };
  95. static struct gpio_keys_button archer_c7_gpio_keys[] __initdata = {
  96. {
  97. .desc = "Reset button",
  98. .type = EV_KEY,
  99. .code = KEY_WPS_BUTTON,
  100. .debounce_interval = ARCHER_C7_KEYS_DEBOUNCE_INTERVAL,
  101. .gpio = ARCHER_C7_GPIO_BTN_RESET,
  102. .active_low = 1,
  103. },
  104. {
  105. .desc = "RFKILL switch",
  106. .type = EV_SW,
  107. .code = KEY_RFKILL,
  108. .debounce_interval = ARCHER_C7_KEYS_DEBOUNCE_INTERVAL,
  109. .gpio = ARCHER_C7_GPIO_BTN_RFKILL,
  110. },
  111. };
  112. static const struct ar8327_led_info archer_c7_leds_ar8327[] __initconst = {
  113. AR8327_LED_INFO(PHY0_0, HW, "tp-link:blue:wan"),
  114. AR8327_LED_INFO(PHY1_0, HW, "tp-link:blue:lan1"),
  115. AR8327_LED_INFO(PHY2_0, HW, "tp-link:blue:lan2"),
  116. AR8327_LED_INFO(PHY3_0, HW, "tp-link:blue:lan3"),
  117. AR8327_LED_INFO(PHY4_0, HW, "tp-link:blue:lan4"),
  118. };
  119. /* GMAC0 of the AR8327 switch is connected to the QCA9558 SoC via SGMII */
  120. static struct ar8327_pad_cfg archer_c7_ar8327_pad0_cfg = {
  121. .mode = AR8327_PAD_MAC_SGMII,
  122. .sgmii_delay_en = true,
  123. };
  124. /* GMAC6 of the AR8327 switch is connected to the QCA9558 SoC via RGMII */
  125. static struct ar8327_pad_cfg archer_c7_ar8327_pad6_cfg = {
  126. .mode = AR8327_PAD_MAC_RGMII,
  127. .txclk_delay_en = true,
  128. .rxclk_delay_en = true,
  129. .txclk_delay_sel = AR8327_CLK_DELAY_SEL1,
  130. .rxclk_delay_sel = AR8327_CLK_DELAY_SEL2,
  131. };
  132. static struct ar8327_led_cfg archer_c7_ar8327_led_cfg = {
  133. .led_ctrl0 = 0xc737c737,
  134. .led_ctrl1 = 0x00000000,
  135. .led_ctrl2 = 0x00000000,
  136. .led_ctrl3 = 0x0030c300,
  137. .open_drain = false,
  138. };
  139. static struct ar8327_platform_data archer_c7_ar8327_data = {
  140. .pad0_cfg = &archer_c7_ar8327_pad0_cfg,
  141. .pad6_cfg = &archer_c7_ar8327_pad6_cfg,
  142. .port0_cfg = {
  143. .force_link = 1,
  144. .speed = AR8327_PORT_SPEED_1000,
  145. .duplex = 1,
  146. .txpause = 1,
  147. .rxpause = 1,
  148. },
  149. .port6_cfg = {
  150. .force_link = 1,
  151. .speed = AR8327_PORT_SPEED_1000,
  152. .duplex = 1,
  153. .txpause = 1,
  154. .rxpause = 1,
  155. },
  156. .led_cfg = &archer_c7_ar8327_led_cfg,
  157. .num_leds = ARRAY_SIZE(archer_c7_leds_ar8327),
  158. .leds = archer_c7_leds_ar8327,
  159. };
  160. static struct mdio_board_info archer_c7_mdio0_info[] = {
  161. {
  162. .bus_id = "ag71xx-mdio.0",
  163. .phy_addr = 0,
  164. .platform_data = &archer_c7_ar8327_data,
  165. },
  166. };
  167. static void __init common_setup(bool pcie_slot)
  168. {
  169. u8 *mac = (u8 *) KSEG1ADDR(0x1f01fc00);
  170. u8 *art = (u8 *) KSEG1ADDR(0x1fff0000);
  171. u8 tmpmac[ETH_ALEN];
  172. ath79_register_m25p80(&archer_c7_flash_data);
  173. ath79_register_leds_gpio(-1, ARRAY_SIZE(archer_c7_leds_gpio),
  174. archer_c7_leds_gpio);
  175. ath79_register_gpio_keys_polled(-1, ARCHER_C7_KEYS_POLL_INTERVAL,
  176. ARRAY_SIZE(archer_c7_gpio_keys),
  177. archer_c7_gpio_keys);
  178. ath79_init_mac(tmpmac, mac, -1);
  179. ath79_register_wmac(art + ARCHER_C7_WMAC_CALDATA_OFFSET, tmpmac);
  180. if (pcie_slot) {
  181. ath79_register_pci();
  182. } else {
  183. ath79_init_mac(tmpmac, mac, -1);
  184. ap9x_pci_setup_wmac_led_pin(0, 0);
  185. ap91_pci_init(art + ARCHER_C7_PCIE_CALDATA_OFFSET, tmpmac);
  186. }
  187. mdiobus_register_board_info(archer_c7_mdio0_info,
  188. ARRAY_SIZE(archer_c7_mdio0_info));
  189. ath79_register_mdio(0, 0x0);
  190. ath79_setup_qca955x_eth_cfg(QCA955X_ETH_CFG_RGMII_EN);
  191. /* GMAC0 is connected to the RMGII interface */
  192. ath79_eth0_data.phy_if_mode = PHY_INTERFACE_MODE_RGMII;
  193. ath79_eth0_data.phy_mask = BIT(0);
  194. ath79_eth0_data.mii_bus_dev = &ath79_mdio0_device.dev;
  195. ath79_eth0_pll_data.pll_1000 = 0x56000000;
  196. ath79_init_mac(ath79_eth0_data.mac_addr, mac, 1);
  197. ath79_register_eth(0);
  198. /* GMAC1 is connected to the SGMII interface */
  199. ath79_eth1_data.phy_if_mode = PHY_INTERFACE_MODE_SGMII;
  200. ath79_eth1_data.speed = SPEED_1000;
  201. ath79_eth1_data.duplex = DUPLEX_FULL;
  202. ath79_eth1_pll_data.pll_1000 = 0x03000101;
  203. ath79_init_mac(ath79_eth1_data.mac_addr, mac, 0);
  204. ath79_register_eth(1);
  205. gpio_request_one(ARCHER_C7_GPIO_USB1_POWER,
  206. GPIOF_OUT_INIT_HIGH | GPIOF_EXPORT_DIR_FIXED,
  207. "USB1 power");
  208. gpio_request_one(ARCHER_C7_GPIO_USB2_POWER,
  209. GPIOF_OUT_INIT_HIGH | GPIOF_EXPORT_DIR_FIXED,
  210. "USB2 power");
  211. ath79_register_usb();
  212. }
  213. static void __init archer_c5_setup(void)
  214. {
  215. common_setup(true);
  216. }
  217. MIPS_MACHINE(ATH79_MACH_ARCHER_C5, "ARCHER-C5", "TP-LINK Archer C5",
  218. archer_c5_setup);
  219. static void __init archer_c7_setup(void)
  220. {
  221. common_setup(true);
  222. }
  223. MIPS_MACHINE(ATH79_MACH_ARCHER_C7, "ARCHER-C7", "TP-LINK Archer C7",
  224. archer_c7_setup);
  225. static void __init tl_wdr4900_v2_setup(void)
  226. {
  227. common_setup(false);
  228. }
  229. MIPS_MACHINE(ATH79_MACH_TL_WDR4900_V2, "TL-WDR4900-v2", "TP-LINK TL-WDR4900 v2",
  230. tl_wdr4900_v2_setup)