0037-MIPS-add-board-support-for-Arcadyan-ARV752DPW.patch 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. From fbdbf2ddf2b34d675d53de679c179788b0604c1a Mon Sep 17 00:00:00 2001
  2. From: Oliver Muth <dr.o.muth@gmx.de>
  3. Date: Sat, 12 Oct 2013 16:49:53 +0200
  4. Subject: MIPS: add board support for Arcadyan ARV752DPW
  5. Signed-off-by: Oliver Muth <dr.o.muth@gmx.de>
  6. Signed-off-by: Daniel Schwierzeck <daniel.schwierzeck@gmail.com>
  7. --- /dev/null
  8. +++ b/board/arcadyan/arv752dpw/Makefile
  9. @@ -0,0 +1,27 @@
  10. +#
  11. +# Copyright (C) 2000-2011 Wolfgang Denk, DENX Software Engineering, wd@denx.de
  12. +#
  13. +# SPDX-License-Identifier: GPL-2.0+
  14. +#
  15. +
  16. +include $(TOPDIR)/config.mk
  17. +
  18. +LIB = $(obj)lib$(BOARD).o
  19. +
  20. +COBJS = $(BOARD).o
  21. +
  22. +SRCS := $(SOBJS:.o=.S) $(COBJS:.o=.c)
  23. +OBJS := $(addprefix $(obj),$(COBJS))
  24. +SOBJS := $(addprefix $(obj),$(SOBJS))
  25. +
  26. +$(LIB): $(obj).depend $(OBJS) $(SOBJS)
  27. + $(call cmd_link_o_target, $(OBJS) $(SOBJS))
  28. +
  29. +#########################################################################
  30. +
  31. +# defines $(obj).depend target
  32. +include $(SRCTREE)/rules.mk
  33. +
  34. +sinclude $(obj).depend
  35. +
  36. +#########################################################################
  37. --- /dev/null
  38. +++ b/board/arcadyan/arv752dpw/arv752dpw.c
  39. @@ -0,0 +1,51 @@
  40. +/*
  41. + * Copyright (C) 2012 Luka Perkov <luka@openwrt.org>
  42. + * Copyright (C) 2013 Oliver Muth <dr.o.muth@gmx.de>
  43. + *
  44. + * SPDX-License-Identifier: GPL-2.0+
  45. + */
  46. +
  47. +#include <common.h>
  48. +#include <switch.h>
  49. +#include <asm/gpio.h>
  50. +#include <asm/lantiq/eth.h>
  51. +#include <asm/lantiq/reset.h>
  52. +#include <asm/lantiq/chipid.h>
  53. +
  54. +int board_early_init_f(void)
  55. +{
  56. + return 0;
  57. +}
  58. +
  59. +int checkboard(void)
  60. +{
  61. + puts("Board: " CONFIG_BOARD_NAME "\n");
  62. + ltq_chip_print_info();
  63. +
  64. + return 0;
  65. +}
  66. +
  67. +static const struct ltq_eth_port_config eth_port_config[] = {
  68. + /* MAC0: Realtek rtl8306 switch */
  69. + { 0, 0x0, LTQ_ETH_PORT_SWITCH, PHY_INTERFACE_MODE_RMII },
  70. +};
  71. +
  72. +static const struct ltq_eth_board_config eth_board_config = {
  73. + .ports = eth_port_config,
  74. + .num_ports = ARRAY_SIZE(eth_port_config),
  75. +};
  76. +
  77. +int board_eth_init(bd_t *bis)
  78. +{
  79. + return ltq_eth_initialize(&eth_board_config);
  80. +}
  81. +static struct switch_device rtl8306_dev = {
  82. + .name = "rtl8306",
  83. + .cpu_port = 5,
  84. + .port_mask = 0xF,
  85. +};
  86. +
  87. +int board_switch_init(void)
  88. +{
  89. + return switch_device_register(&rtl8306_dev);
  90. +}
  91. --- /dev/null
  92. +++ b/board/arcadyan/arv752dpw/config.mk
  93. @@ -0,0 +1,7 @@
  94. +#
  95. +# Copyright (C) 2011-2013 Daniel Schwierzeck, daniel.schwierzeck@gmail.com
  96. +#
  97. +# SPDX-License-Identifier: GPL-2.0+
  98. +#
  99. +
  100. +PLATFORM_CPPFLAGS += -I$(TOPDIR)/board/$(BOARDDIR)
  101. --- /dev/null
  102. +++ b/board/arcadyan/arv752dpw/ddr_settings.h
  103. @@ -0,0 +1,55 @@
  104. +/*
  105. + * Copyright (C) 2011-2013 Luka Perkov <luka@openwrt.org>
  106. + *
  107. + * This file has been generated with lantiq_ram_extract_magic.awk script.
  108. + *
  109. + * SPDX-License-Identifier: GPL-2.0+
  110. + */
  111. +
  112. +#define MC_DC00_VALUE 0x1B1B
  113. +#define MC_DC01_VALUE 0x0
  114. +#define MC_DC02_VALUE 0x0
  115. +#define MC_DC03_VALUE 0x0
  116. +#define MC_DC04_VALUE 0x0
  117. +#define MC_DC05_VALUE 0x200
  118. +#define MC_DC06_VALUE 0x605
  119. +#define MC_DC07_VALUE 0x303
  120. +#define MC_DC08_VALUE 0x102
  121. +#define MC_DC09_VALUE 0x70A
  122. +#define MC_DC10_VALUE 0x203
  123. +#define MC_DC11_VALUE 0xC02
  124. +#define MC_DC12_VALUE 0x1C8
  125. +#define MC_DC13_VALUE 0x1
  126. +#define MC_DC14_VALUE 0x0
  127. +#define MC_DC15_VALUE 0x134
  128. +#define MC_DC16_VALUE 0xC800
  129. +#define MC_DC17_VALUE 0xD
  130. +#define MC_DC18_VALUE 0x301
  131. +#define MC_DC19_VALUE 0x200
  132. +#define MC_DC20_VALUE 0xA03
  133. +#define MC_DC21_VALUE 0x1400
  134. +#define MC_DC22_VALUE 0x1414
  135. +#define MC_DC23_VALUE 0x0
  136. +#define MC_DC24_VALUE 0x5B
  137. +#define MC_DC25_VALUE 0x0
  138. +#define MC_DC26_VALUE 0x0
  139. +#define MC_DC27_VALUE 0x0
  140. +#define MC_DC28_VALUE 0x510
  141. +#define MC_DC29_VALUE 0x4E20
  142. +#define MC_DC30_VALUE 0x8235
  143. +#define MC_DC31_VALUE 0x0
  144. +#define MC_DC32_VALUE 0x0
  145. +#define MC_DC33_VALUE 0x0
  146. +#define MC_DC34_VALUE 0x0
  147. +#define MC_DC35_VALUE 0x0
  148. +#define MC_DC36_VALUE 0x0
  149. +#define MC_DC37_VALUE 0x0
  150. +#define MC_DC38_VALUE 0x0
  151. +#define MC_DC39_VALUE 0x0
  152. +#define MC_DC40_VALUE 0x0
  153. +#define MC_DC41_VALUE 0x0
  154. +#define MC_DC42_VALUE 0x0
  155. +#define MC_DC43_VALUE 0x0
  156. +#define MC_DC44_VALUE 0x0
  157. +#define MC_DC45_VALUE 0x500
  158. +#define MC_DC46_VALUE 0x0
  159. --- a/boards.cfg
  160. +++ b/boards.cfg
  161. @@ -518,6 +518,9 @@ Active mips mips32 danub
  162. Active mips mips32 danube arcadyan arv7518pw arv7518pw_brn arv7518pw:SYS_BOOT_BRN Luka Perkov <luka@openwrt.org>
  163. Active mips mips32 danube arcadyan arv7518pw arv7518pw_nor arv7518pw:SYS_BOOT_NOR Luka Perkov <luka@openwrt.org>
  164. Active mips mips32 danube arcadyan arv7518pw arv7518pw_ram arv7518pw:SYS_BOOT_RAM Luka Perkov <luka@openwrt.org>
  165. +Active mips mips32 danube arcadyan arv752dpw arv752dpw_brn arv752dpw:SYS_BOOT_BRN -
  166. +Active mips mips32 danube arcadyan arv752dpw arv752dpw_nor arv752dpw:SYS_BOOT_NOR -
  167. +Active mips mips32 danube arcadyan arv752dpw arv752dpw_ram arv752dpw:SYS_BOOT_RAM -
  168. Active mips mips32 danube audiocodes acmp252 acmp252_nor acmp252:SYS_BOOT_NOR Daniel Golle <daniel.golle@gmail.com>
  169. Active mips mips32 danube audiocodes acmp252 acmp252_ram acmp252:SYS_BOOT_RAM Daniel Golle <daniel.golle@gmail.com>
  170. Active mips mips32 danube gigaset sx76x gigasx76x_nor sx76x:SYS_BOOT_NOR Luka Perkov <luka@openwrt.org>
  171. --- /dev/null
  172. +++ b/include/configs/arv752dpw.h
  173. @@ -0,0 +1,67 @@
  174. +/*
  175. + * Copyright (C) 2012-2013 Luka Perkov <luka@openwrt.org>
  176. + *
  177. + * SPDX-License-Identifier: GPL-2.0+
  178. + */
  179. +
  180. +#ifndef __CONFIG_H
  181. +#define __CONFIG_H
  182. +
  183. +#define CONFIG_MACH_TYPE "ARV752DPW"
  184. +#define CONFIG_IDENT_STRING " "CONFIG_MACH_TYPE
  185. +#define CONFIG_BOARD_NAME "Arcadyan ARV752DPW"
  186. +
  187. +/* Configure SoC */
  188. +#define CONFIG_LTQ_SUPPORT_UART /* Enable ASC and UART */
  189. +
  190. +#define CONFIG_LTQ_SUPPORT_ETHERNET /* Enable ethernet */
  191. +
  192. +#define CONFIG_LTQ_SUPPORT_NOR_FLASH /* Have a parallel NOR flash */
  193. +
  194. +/* Switch devices */
  195. +#define CONFIG_SWITCH_MULTI
  196. +#define CONFIG_SWITCH_RTL8306
  197. +
  198. +/* Environment */
  199. +#if defined(CONFIG_SYS_BOOT_NOR)
  200. +#define CONFIG_ENV_IS_IN_FLASH
  201. +#define CONFIG_ENV_OVERWRITE
  202. +#define CONFIG_ENV_OFFSET (192 * 1024)
  203. +#define CONFIG_ENV_SECT_SIZE (64 * 1024)
  204. +#else
  205. +#define CONFIG_ENV_IS_NOWHERE
  206. +#endif
  207. +
  208. +#define CONFIG_ENV_SIZE (8 * 1024)
  209. +#define CONFIG_LOADADDR CONFIG_SYS_LOAD_ADDR
  210. +
  211. +/* Brnboot loadable image */
  212. +#if defined(CONFIG_SYS_BOOT_BRN)
  213. +#define CONFIG_SYS_TEXT_BASE 0x80002000
  214. +#define CONFIG_SKIP_LOWLEVEL_INIT
  215. +#define CONFIG_SYS_DISABLE_CACHE
  216. +#define CONFIG_ENV_OVERWRITE 1
  217. +#endif
  218. +
  219. +/* Console */
  220. +#define CONFIG_LTQ_ADVANCED_CONSOLE
  221. +#define CONFIG_BAUDRATE 115200
  222. +#define CONFIG_CONSOLE_ASC 1
  223. +#define CONFIG_CONSOLE_DEV "ttyLTQ1"
  224. +
  225. +/* Pull in default board configs for Lantiq XWAY Danube */
  226. +#include <asm/lantiq/config.h>
  227. +#include <asm/arch/config.h>
  228. +
  229. +/* Pull in default OpenWrt configs for Lantiq SoC */
  230. +#include "openwrt-lantiq-common.h"
  231. +
  232. +#define CONFIG_ENV_UPDATE_UBOOT_NOR \
  233. + "update-uboot-nor=run load-uboot-nor write-uboot-nor\0"
  234. +
  235. +#define CONFIG_EXTRA_ENV_SETTINGS \
  236. + CONFIG_ENV_LANTIQ_DEFAULTS \
  237. + CONFIG_ENV_UPDATE_UBOOT_NOR \
  238. + "kernel_addr=0xB0040000\0"
  239. +
  240. +#endif /* __CONFIG_H */